## NINTENDO 64 ARCHITECTURE



BY COURTNEY GETMAN AND COLLIN REESER

### AGENDA

- History
- Introduction to the Nintendo 64 Architecture
- CPU
- Memory
- Game Pak
- Reality Coprocessor (RCP)
  - Reality Signal Processor
  - Reality Display Processor
- I/0
- Weaknesses
- Impact



## HISTORY

- Nintendo was founded in 1889 as a playing card company
- Nintendo 64 was Nintendo's 3<sup>rd</sup> game console for an international market
- Released in 1996
- Nintendo's last home console to use ROM cartridges

## HISTORY OF NINTENDO



## GAME CONSOLE HISTORY

- Main competitors at the time were the Sony Playstation and Sega Saturn
- Nintendo 64 was created in response to the competing products and a Japanese recession
- First console to truly use 64 bit processor
- With the release of the Nintendo 64, the Sega Saturn sales dropped significantly

# INTRODUCTION TO THE NINTENDO 64 ARCHITECTURE

- 64 bit RISC CPU
  - NEC VR4300
- 4 MB RDRAM
- Reality Coprocessor
  - Reality Signal Processor
  - Reality Display Processor
- 4-64 MB ROM Game Cartridges (Game Pak)



#### CPU

- NEC VR4300: RISC MIPS III ISA
  - Derivative of R4300i
- 64-bit processor
  - 32-bit system bus
  - 64-bit arithmetic operations
- Classic 5-stage scalar pipeline
  - Fetch, Decode, Execute, Memory, Writeback



## CPU CONT.

- 93.75 MHz clock speed
- 250 MB/s max throughput
- Integrated FPU
- Shared integer-FP pipeline
- Split 24 KB L1 Cache
  - Instruction cache: 16K bytes
  - Data cache: 8K bytes
  - Parallel access
- No direct memory access



| Cycle | Phase | Mnemonic           | Descriptions                                                                        |
|-------|-------|--------------------|-------------------------------------------------------------------------------------|
| IC    | Ф1    |                    | No activity                                                                         |
|       | Ф2    | ICF<br>ITLB        | Instruction Cache Fetch<br>Instruction micro-TLB read                               |
| RF    | Ф1    | ITC                | Instruction cache Tag Check                                                         |
|       | Ф2    | RFR<br>IDEC<br>IVA | Register File Read<br>Instruction Decode<br>Instruction Virtual Address Calculation |
| EX    | Ф1    | BCMP<br>ALU<br>DVA | Branch Compare<br>Arithmetic Logic Operation<br>Data Virtual Address Calculation    |
|       | Ф2    |                    | No new activity started                                                             |
| DC    | Ф1    | DCR<br>DTLB        | Data Cache Read<br>Data TLB look-up                                                 |
|       | Ф2    | LA<br>DTC          | Load Data Alignment<br>Data Cache Tag Check                                         |
| WB    | Ф1    | DCW<br>RFW         | Data Cache Write<br>Register File Write                                             |
|       | Ф2    |                    | No activity                                                                         |

## **MEMORY**

- 4 MB RDRAM
  - DRAM developed by Rambus, Inc.
  - Two chips of 2 MB each
- 9-bit data bus
  - Simplified circuit board design
- High bandwidth
  - 500 MB/s
- Very high random-access latency
- Expandable to 8 MB with Expansion Pak



## **GAME PAK**

- 4-64 MB Mask ROM
  - Much less storage space than CD
- Saving capability
  - EEPROM, 4Kb to 16Kb
  - Battery-backed SRAM, 256Kb
- Data transfer 5MB/s-50MB/s
  - Faster than CD



## REALITY COPROCESSOR

- Interfaces directly to CPU
- Handles most of the audio and graphics processing
- Handles timing and signals for game cartridges
- Two Processors in RCP
  - Reality Signal Processor (RSP)
  - Reality Drawing Processor (RDP)



### REALITY SIGNAL PROCESSOR

RSP

Vector Unit

Instruction Memory (IMEM 4K Bytes)

Data Memory (DMEM 4K Bytes)

Performs all 3D manipulations and audio functions

- Geometric Transformations
- Clipping and Culling
- Lighting Calculations
- Configurable using microcode which allows the system to be optimized by developers
- Altering the microcode allowed for new effects, better speed or better quality etc.

## REALITY DISPLAY PROCESSOR

- Performs all pixel-level operations
  - Texture Mapping
  - Anti-Aliasing
  - Polygon Rasterization
  - Mipmapping
  - Z-Buffering
- 4kB Texture Cache
- Has four cycle modes where the individual process units are collaborating to produce pixels
  - Fill Mode
  - Copy Mode
  - One Cycle Mode
  - Two Cycle Mode









## 1/0

- I/O handled by RCP made up of several interfaces
  - Video Interface
  - Audio Interface
  - Parallel Interface
  - Serial Interface



## WEAKNESSES

- Limited texture cache of 4 kB which could be halved if mipmapping was used
- Z-Buffering was controlled by programmer, not RDP
- 64 bit instructions were rarely used
  - 32 bit instructions faster and smaller code size

### WEAKNESSES CONTINUED

- Fillrate limited, not geometry limited
- High latency Memory
- CPU doesn't have DMA
  - Went through RCP for memory accesses
- No memory prefetch
- Game Pak had limited space compared to competing consoles with discs

### END OF LIFE CYCLE

- GameCube addressed the two main limitations: small texture cache and use of Game Paks
- Discontinued in 2002-2003, following the release of the game cube in 2001



## **SOURCES**

- "N64 Hardware Specifications." N64 Hardware Specifications. N.p., n.d. Web. 04 May 2014.
- Nintendo of America, Inc. Nintendo 64
  Introductory Manual. Mar. 1999.
  - MIPS Technologies, Inc. R4300i
    Microprocessor Datasheet. Apr. 1997.
  - Scullion, Chris. "History Of Nintendo: N64." Nintendo Feature:. Official Nintendo Magazine, 28 Oct. 2009. Web. 04 May 2014.

## ANY QUESTIONS?

